# Integrator Series FPGAs – 1200XL and 3200DX Families #### Features #### **High Capacity** - 2,500 to 40,000 logic gates - Up to 4 Kbits configurable dual-port SRAM - · Fast wide-decode circuitry - Up to 288 user-programmable I/O Pins #### **High Performance** - 225 MHz performance - · 5 ns Dual-Port SRAM Access - 100 MHz FIFOs - · 7.5 ns 35-bit Address Decode #### **Ease-of-Integration** - Synthesis-friendly architecture supports ASIC design methodologies - 95–100% device utilization using automatic Place and Route Tools - Deterministic, user-controllable timing via DirectTime software tools - Supported by Actel Designer Series development system with interfaces to popular design environments such as Cadence, Escalade, Exemplar, IST, Mentor Graphics, Synopsys and Viewlogic • JTAG 1149.1 Boundary Scan Testing # General Description Actel's Integrator Series FPGAs are the first programmable logic devices optimized for high-speed system logic integration. Based on Actel's proprietary PLICE antifuse technology and state-of-the-art 0.6-micron double metal CMOS process, the Integrator Series devices offer a fine-grained, register-rich architecture with the industry's fastest embedded dual-port SRAM and wide decode circuitry. 3200DX and 1200XL FPGAs were designed to integrate system logic which is typically implemented in multiple CPLDs, PALs and FPGAs. These devices provide the features and performance required for today's complex, high-speed digital logic systems. The 3200DX family offers the industry's fastest dual-port SRAM for implementing fast FIFOs, LIFOs and temporary data storage. The large number of storage elements can efficiently address applications requiring wide datapath manipulation and transformation functions such as telecommunications, networking and DSP. # **Integrator Series Product Profile** | Device | A1225XL | A1240XL | A3265DX | A1280XL | A32100DX | A32140DX | A32200DX | A32300DX | A32400DX | |--------------------------|---------|---------|---------|---------|----------|----------|----------|----------|----------| | Capacity | | | | | | | | | | | Logic Gates <sup>1</sup> | 2,500 | 4,000 | 6,500 | 8,000 | 10,000 | 14,000 | 20,000 | 30,000 | 40,000 | | SRAM Bits | N/A | N/A | N/A | N/A | 2,048 | N/A | 2,560 | 3,072 | 4,096 | | Logic Modules | | | | | | | | | | | Sequential | 231 | 348 | 510 | 624 | 700 | 954 | 1,230 | 1,888 | 2,526 | | Combinatorial | 220 | 336 | 475 | 608 | 662 | 912 | 1,184 | 1,833 | 2,466 | | Decode | N/A | N/A | 20 | N/A | 20 | 24 | 24 | 28 | 28 | | SRAM Modules | | | | | | | | | | | (64x4 or 32x8) | NA | NA | NA | NA | 8 | NA | 10 | 12 | 16 | | Dedicated Flip-Flops | 231 | 348 | 510 | 624 | 700 | 954 | 1,230 | 1,888 | 2,526 | | Clocks | 2 | 2 | 2 | 2 | 6 | 2 | 6 | 6 | 6 | | User I/O (Maximum) | 83 | 104 | 126 | 140 | 152 | 176 | 202 | 250 | 288 | | JTAG | No | No | No | No | Yes | Yes | Yes | Yes | Yes | | Packages | PL84 | PL84 | PL84 | PL84 | PL84 | PQ160 | PQ208 | RQ208 | RQ240 | | _ | PQ100 | PQ100 | PQ160 | PQ160 | PQ160 | PQ208 | RQ208 | RQ240 | | | | VQ100 | PQ144 | TQ176 | PQ208 | TQ176 | TQ176 | RQ240 | | | | | PG100 | TQ176 | PQ100 | TQ176 | PQ208 | PL84 | | | | | | | PG132 | | PG176 | | | | | | | | | | | CQ172 | | | | | | Note 1: Logic gate capacity does not include SRAM bits as logic. # **Ordering Information** # **Product Plan** | | Speed Grade | | | Application | | | | | |-----------------------------------------------|-------------|-------------|----------|-------------|---|----------|---|---| | | Std | <b>-1</b> * | -2* | _F* | С | ı | М | В | | A1225XL Device | | | | | | | | | | 34-pin Plastic Leaded Chip Carrier (PLCC) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | | | 00-pin Plastic Quad Flatpack (PQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | | 00-pin Very Thin Plastic Quad Flatpack (VQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | | | 00-pin Ceramic Pin Grid Array (CPGA) | ✓ | ✓ | ✓ | _ | ✓ | _ | _ | | | A1225XLV Device | | | | | | | | | | 34-pin Plastic Leaded Chip Carrier (PLCC) | ✓ | _ | _ | _ | ✓ | _ | _ | | | 00-pin Very Thin Plastic Quad Flatpack (VQFP) | ✓ | _ | _ | _ | ✓ | _ | _ | | | A1240XL Device | | | | | | | | | | 84-pin Plastic Leaded Chip Carrier (PLCC) | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | ✓ | <b>✓</b> | | | | 00-pin Plastic Quad Flatpack (PQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | | | 32-pin Ceramic Pin Grid Array (CPGA) | ✓ | ✓ | ✓ | _ | ✓ | _ | _ | _ | | 44-pin Plastic Quad Flatpack (PQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | | 76-pin Thin Plastic Quad Flatpack (TQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | | A1240XLV Device | | | | | | | | | | 34-pin Plastic Leaded Chip Carrier (PLCC) | ✓ | | _ | _ | ✓ | | | | | 76-pin Thin Plastic Quad Flatpack (TQFP) | ✓ | | | _ | ✓ | _ | _ | | | A3265DX Device | | | | | | | | | | 84-pin Plastic Leaded Chip Carrier (PLCC) | <b>✓</b> | ✓ | ✓ | <b>✓</b> | ✓ | ✓ | _ | | | 00-pin Plastic Quad Flatpack (PQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | | 60-pin Plastic Quad Flatpack (PQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | | 76-pin Thin Plastic Quad Flatpack (TQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | | | A3265DXV Device | | | | | | | | | | 34-pin Plastic Leaded Chip Carrier (PLCC) | ✓ | _ | _ | _ | ✓ | | _ | | | 76-pin Thin Plastic Quad Flatpack (TQFP) | ✓ | _ | _ | _ | ✓ | _ | _ | _ | | A1280XL Device | | | | | | | | | | 34-pin Plastic Leaded Chip Carrier (PLCC) | <b>✓</b> | <b>✓</b> | ✓ | ✓ | ✓ | ✓ | | | | 60-pin Plastic Quad Flatpack (PQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | | 72-pin Ceramic Quad Flatpack (CQFP) | ✓ | ✓ | ✓ | _ | ✓ | | Р | Р | | 76-pin Thin Plastic Quad Flatpack (TQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | | 76-pin Ceramic Pin Grid Array (CPGA) | ✓ | ✓ | ✓ | _ | ✓ | | Р | Р | | 208-pin Plastic Quad Flatpack (PQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | I = Industrial M = Military B = MIL-STD-883 # **Product Plan (continued)** | | Speed Grade | | | | Appli | cation | | | |--------------------------------------------|-------------|-------------|-------------|----------|-------|--------|---|---| | | Std | <b>-1</b> * | <b>-2</b> * | _F* | С | I | М | В | | A1280XLV Device | | | | | | | | | | 84-pin Plastic Leaded Chip Carrier (PLCC) | <b>✓</b> | | _ | _ | ✓ | | _ | | | 176-pin Thin Plastic Quad Flatpack (TQFP) | ✓ | _ | _ | _ | ✓ | _ | _ | _ | | A32100DX Device | | | | | | | | | | 84-pin Plastic Leaded Chip Carrier (PLCC) | Р | Р | Р | Р | Р | Р | _ | | | 160-pin Plastic Quad Flatpack (PQFP) | Р | Р | Р | Р | Р | Р | _ | _ | | 176-pin Thin Plastic Quad Flatpack (TQFP) | Р | Р | Р | Р | Р | Р | _ | _ | | A32140DX Device | | | | | | | | | | 84-pin Plastic Leaded Chip Carrier (PLCC) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | | 160-pin Plastic Quad Flatpack (PQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | | 176-pin Thin Plastic Quad Flatpack (TQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | | 208-pin Plastic Quad Flatpack (PQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | | A32140DXV Device | | | | | | | | | | 176-pin Thin Plastic Quad Flatpack (TQFP) | ✓ | _ | _ | _ | ✓ | _ | _ | | | 208-pin Plastic Quad Flatpack (PQFP) | ✓ | _ | _ | _ | ✓ | _ | _ | _ | | A32200DX Device | | | | | | | | | | 208-pin Plastic Quad Flatpack (PQFP) | ✓ | <b>✓</b> | <b>✓</b> | ✓ | ✓ | ✓ | _ | | | 208-pin Plastic Power Quad Flatpack (RQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | | 240-pin Plastic Power Quad Flatpack (RQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | | A32300DX Device | | | | | | | | | | 208-pin Plastic Power Quad Flatpack (RQFP) | ✓ | ✓ | ✓ | <b>✓</b> | ✓ | ✓ | _ | | | 240-pin Plastic Power Quad Flatpack (RQFP) | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | | A32400DX Device | | | | | | | | | | 240-pin Plastic Power Quad Flatpack (RQFP) | Р | Р | Р | Р | Р | Р | _ | | Applications: C = Commercial Availability: ✓ = Available P = Planned - = Not Planned I = Industrial M = Military B = MIL-STD-883 \* Speed Grade: -1 = Approx. 15% Faster than Standard -2 = Approx. 25% Faster than Standard -F = Approx. 30% Slower than Standard Integrator Series devices are supported by Actel's Designer Series Development software which provides a seamless integration into any ASIC design flow. The Designer Series development tools offer automatic placement and routing (even with pre-assigned pins), static timing analysis, user programming, and debug and diagnostic probe capabilities. In addition, the DirectTime tool provides deterministic as well as controllable timing. DirectTime allows the designer to specify the performance requirements of individual paths and system clock(s). Using these specifications, the software will automatically optimize the placement and routing of the logic to meet these constraints. Included with the Designer Series tools is Actel's ACTGen™ Macro Builder. ACTGen allows the designer to quickly build fast, efficient logic functions such as counters, adders, FIFOs, and RAM. The Designer Series tools provide designers the capability to move up to High-Level Description Languages, such as VHDL and Verilog, or use schematic design entry with interfaces to most EDA tools. Designer Series is supported on the following development platforms: 486 and Pentium PC, Sun® and HP® workstations. The software provides CAE interfaces to Cadence, Mentor Graphics®, Escalade, OrCAD™ and Viewlogic® design environments. Additional development tools are supported through Actel's Industry Alliance Program, including DATA I/O (ABEL FPGA) and MINC. Actel's FPGAs are an ideal solution for shortening the system design and development cycle and offers a cost-effective alternative for low volume production runs. The 3200DX and 1200XL devices are an excellent choice for integrating logic that is currently implemented in multiple PALs, CPLDs and FPGAs. Some example applications include high-speed controllers and address decoding, peripheral bus interfaces, DSP, and co-processor functions. #### Plastic Device Resources | | User I/Os | | | | | | | | | | |----------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--| | Device | PLCC<br>84-pin | VQFP<br>100-pin | PQFP<br>100-pin | PQFP<br>144-pin | PQFP<br>160-pin | PQFP<br>208-pin | RQFP<br>240-pin | TQFP<br>176-pin | SBGA<br>432-pin | | | A1225XL | 72 | 83 | 83 | _ | _ | _ | _ | _ | _ | | | A1240XL | 72 | _ | 83 | 104 | _ | _ | _ | 103 | _ | | | A3265DX | 72 | _ | 83 | _ | 125 | | _ | 126 | _ | | | A1280XL | 72 | _ | _ | _ | 125 | 140 | _ | 140 | _ | | | A32100DX | 72 | _ | _ | _ | 125 | 152 | _ | 150 | _ | | | A32140DX | 72 | _ | _ | _ | 125 | 176 | _ | 150 | _ | | | A32200DX | _ | _ | _ | _ | _ | 176* | 202 | _ | _ | | | A32300DX | _ | _ | _ | _ | _ | 176 | 202 | _ | _ | | | A32400DX | _ | _ | _ | _ | _ | _ | 202 | _ | 288 | | Package Definitions (Consult your local Actel Sales Representative for product availability.) PLCC = Plastic Leaded Chip Carrier, PQFP = Plastic Quad Flat Pack, TQFP = Thin Quad Flat Pack, BGA = Ball Grid Array, VQFP = Very Thin Quad Flat Pack, RQFP = Plastic Power Quad Flat Pack #### **Hermetic Device Resources** | | User I/Os | | | | | |---------|-----------------|-----------------|--|--|--| | Device | CPGA<br>176-pin | CQFP<br>172-pin | | | | | A1280XL | 140 | 140 | | | | **Package Definitions** (Consult your local Actel Sales Representative for product availability.) CPGA = Ceramic Pin Grid Array, CQFP = Ceramic Quad Flat Pack <sup>·</sup> Also available in RQFP 208-pin. #### Pin Description # CLKA, CLKB Clock A and Clock B (input) TTL Clock inputs for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O. # DCLK Diagnostic Clock (Input) TTL Clock input for diagnostic probe and device programming. DCLK is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW. # GND Ground (Input) Input LOW supply voltage. #### I/O Input/Output (Input, Output) I/O pin functions as an input, output, three-state or bi-directional buffer. Input and output levels are compatible with standard TTL and CMOS specifications. Unused I/O pins are automatically driven LOW by the Designer Series software. # MODE Mode (Input) The MODE pin controls the use of multi-function pins (DCLK, PRA, PRB, SDI, TDO). When the MODE pin is HIGH, the special functions are active. To provide Actionprobe capability, the MODE pin should be terminated to GND through a 10K resistor so that the MODE pin can be pulled high when required. #### NC No Connection This pin is not connected to circuitry within the device. #### PRA/I/O Probe A (Output) The Probe A pin is used to output data from any user-defined design node within the device. This independent diagnostic pin is used in conjunction with the Probe B pin to allow real-time diagnostic output of any signal path within the device. The Probe A pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRA is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW. # PRB/I/O Probe B (Output) The Probe B pin is used to output data from any user-defined design node within the device. This independent diagnostic pin is used in conjunction with the Probe A pin to allow real-time diagnostic output of any signal path within the device. The Probe B pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRB is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW. #### QCLKA/B,C,D Quadrant Clock (Input/Output) These four pins are the quadrant clock inputs. When not used as a register control signal, these pins can function as general purpose I/O. #### SDI Serial Data Input (Input) Serial data input for diagnostic probe and device programming. SDI is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW. #### TCK Test Clock Clock signal to shift the JTAG data into the device. This pin functions as an I/O when the JTAG fuse is not programmed. #### TDI Test Data In Serial data input for JTAG instructions and data. Data is shifted in on the rising edge of TCLK. This pin functions as an I/O when the JTAG fuse is not programmed. #### TDO Test Data Out Serial data output for JTAG instructions and test data. This pin functions as an I/O when the JTAG fuse is not programmed. #### TMS Test Mode Select Serial data input for JTAG test mode. Data is shifted in on the rising edge of TCLK. This pin functions as an I/O when the JTAG fuse is not programmed. # V<sub>CC</sub> Supply Voltage (Input) Input HIGH supply voltage. **Note:** TCK, TDI, TDO, TMS are only available on devices containing JTAG circuitry. # Integrator Series Architectural Overview The 1200XL and 3200DX architecture is composed of fine-grained building blocks which produce fast, efficient logic designs. All devices within the Integrator Series are composed of Logic Modules, Routing Resources, Clock Networks, and I/O modules which are the building blocks to design fast logic designs. In addition, a subset of devices contain embedded dual-port SRAM and wide decode modules. The dual-port SRAM modules are optimized for high-speed data path functions such as FIFOs, LIFOs, and scratchpad memory. "Integrator Series Product Profile" on page 1 lists the specific logic resources contained within each device. #### **Logic Modules** 3200DX and 1200XL devices contain three types of logic modules: combinatorial (C-modules), sequential (S-modules), and decode (D-modules). 1200XL devices contain only the C-module and S-module, while the 3200DX devices contain D-modules and dual-port SRAM modules; in addition to the S-module and C-module. The C-module is shown in Figure 1 and implements the following function: Y=!S1\*!S0\*D00+!S1\*S0\*D01+S1\*!S0\*D01+S1\*S0\*D11 where: S0 = A0\*B0 S1 = A1 + B1 The S-module shown in Figure 2 is designed to implement high-speed sequential functions within a single logic module. The S-module implements the same combinatorial logic function as the C-module while adding a sequential element. The sequential element can be configured as either a D Figure 1 • C-module Implementation flip-flop or a transparent latch. To increase flexibility, the S-module register can be by-passed so that it implements purely combinatorial logic. Figure 2 • S-module Implementation 3200DX devices contain a third type of logic module, D-modules, which are arranged around the periphery of device. D-modules contain wide decode circuitry which provides a fast, wide-input AND function similar to that found in product term architectures (Figure 3). The D-module allows 3200DX devices to perform wide decode functions at speeds comparable CPLDs and PAL devices. The output of the D-module has a programmable inverter for active HIGH or LOW assertion. The D-module output is hardwired to an output pin or can be fed back into the array to be incorporated into other logic. #### **Dual-Port SRAM Modules** Several 3200DX devices contain dual-port SRAM modules that have been optimized for synchronous or asynchronous applications. The SRAM modules are arranged in 256 bit blocks which can be configured as 32 x 8 or 64 x 4 (refer to "Integrator Series Product Profile" on page 1 for the number of SRAM blocks within a particular device). SRAM modules Figure 3 • D-Module Implementation can be cascaded together to form memory spaces of user-definable width and depth. A block diagram of the 3200DX dual-port SRAM block is shown in Figure 4. Figure 4 • 3200DX Dual-Port SRAM Block The 3200DX SRAM modules are true dual-port structures containing independent READ and WRITE ports. Each SRAM module contains six bits of read and write addressing (RDAD[5:0] and WRAD[5:0] respectively) for 64x4 bit blocks. When configured in byte mode, the highest order address bits (RDAD5 and WRAD5) are not used. The read and write ports of the SRAM block contain independent clocks (RCLK and WCLK) with programmable polarities offering active HIGH or LOW implementation. The SRAM block contains eight data inputs (WD[7:0]) and eight outputs (RD[7:0]) which are connected to segmented vertical routing tracks. The 3200DX dual-port SRAM blocks are ideal for high-speed buffered applications requiring fast FIFO and LIFO queues. Actel's ACTGen Macro Builder provides the capability to quickly design memory functions, such as FIFOs, LIFOs, and RAM arrays. Additionally, unused SRAM blocks need not be wasted since they can be used to implement registers for other logic within the design. #### I/O Modules The I/O modules provide the interface between the device pins and the logic array. Figure 5 is a block diagram of the I/O module. A variety of user functions, determined by a library macro selection, can be implemented in the module (refer to the Macro Library Guide for more information). I/O modules contain a tri-state buffer, input and output latches which can be configured for input, output, or bi-directional pins (Figure 5). \* Can be configured as a Latch or D Flip-Flop (using C-module) Figure 5 · I/O Module The Integrator Series devices contain flexible I/O structures in that each output pin has a dedicated output enable control. The I/O module can be used to latch input and/or output data, providing a fast setup time. In addition, the Actel Designer software tools can build a D flip-flop, using a C-module, to register input and/or output signals. Actel's Designer Series development tools provide a design library of I/O macros. The I/O macro library provides macrofunctions which can implement all I/O configurations supported by the Integrator Series FPGAs. #### **Routing Structure** The Integrator Series architecture uses Vertical and Horizontal routing tracks to interconnect the various logic and I/O modules. These routing tracks are metal interconnects that may either be of continuous length or broken into pieces called segments. Varying segment lengths allows the interconnect of over 90% of design tracks to occur with only two antifuse connections. Segments can be joined together at the ends, using antifuses, to increase their lengths up to the full length of the track. All interconnects can be accomplished with a maximum of four antifuses. # **Horizontal Routing** Horizontal channels are located between the rows of modules and are composed of several routing tracks. The horizontal routing tracks within the channel are divided into one or more segments. The minimum horizontal segment length is the width of a module-pair, and the maximum horizontal segment length is the full length of the channel. Any segment that spans more than one-third the row length is considered a long horizontal segment. A typical channel is shown in Figure 6. Non-dedicated horizontal routing tracks are used to route signal nets. Dedicated routing tracks are used for the global clock networks and for power and ground tie-off tracks. # **Vertical Routing** Another set of routing tracks run vertically through the module. Vertical tracks are of three types: input, output, and long. Vertical tracks are also divided into one or more segments. Each segment in an input track is dedicated to the input of a particular module. Each segment in an output track is dedicated to the output of a particular module. Long segments are uncommitted and can be assigned during routing. Each output segment spans four channels (two above and two below), except near the top and bottom of the array where edge effects occur. LVTs contain either one or two segments. An example of vertical routing tracks and segments is shown in Figure 6. Figure 6 • Routing Structure #### **Antifuse Structures** An antifuse is a "normally open" structure as opposed to the normally closed fuse structure used in PROMs or PALs. The use of antifuses to implement a Programmable Logic Device results in highly testable structures as well as efficient programming algorithms. The structure is highly testable because there are no pre-existing connections; therefore, temporary connections can be made using pass transistors. These temporary connections can isolate individual antifuses to be programmed as well as isolate individual circuit structures to be tested. This can be done both before and after programming. For example, all metal tracks can be tested for continuity and shorts between adjacent tracks, and the functionality of all logic modules can be verified. #### **Clock Networks** Two low-skew, high fanout clock distribution networks are provided in each 3200DX device. These networks are referred to as CLK0 and CLK1. Each network has a clock module (CLKMOD) that selects the source of the clock signal and may be driven as follows: - 1. Externally from the CLKA pad - 2. Externally from the CLKB pad - 3. Internally from the CLKINA input - 4. Internally from the CLKINB input The clock modules are located in the top row of I/O modules. Clock drivers and a dedicated horizontal clock track are located in each horizontal routing channel. The user controls the clock module by selecting one of two clock macros from the macro library. The macro CLKBUF is used to connect one of the two external clock pins to a clock network, and the macro CLKINT is used to connect an internally generated clock signal to a clock network. Since both clock networks are identical, the user does not care whether CLK0 or CLK1 is being used. The clock input pads may also be used as normal I/Os, bypassing the clock networks (see Figure 7). The 3200DX devices which contain SRAM modules (all except A3265DX and A32140DX) have four additional register control resources, called Quadrant Clock Networks (Figure 8). Each quadrant clock provides a local, high-fanout resource to the contiguous logic modules within its quadrant of the device. Quadrant clock signals can originate from specific I/O pins or from the internal array and can be used as a secondary register clock, register clear, or output enable. #### **Test Circuitry** Both 3200DX and 1200XL devices provide the means to test and debug a design once it is programmed into a device. 3200DX and 1200XL devices contain Actel's Actionprobe® test facility. Once a device has been programmed, the Actionprobe test facility allows the designer to probe any internal node during device operation to aid in debugging a design. In addition, 3200DX devices contain JTAG 1149.1 Boundary Scan Test. Figure 7 · Clock Networks #### JTAG Boundary Scan Testing (BST) Device pin spacing is decreasing with the advent of fine-pitch packages such as TQFP and BGA packages and manufacturers are routinely implementing surface-mount technology with multi-layer PC boards. Boundary scan is becoming an attractive tool to help systems manufacturers test their PC boards. The Joint Test Action Group (JTAG) developed the IEEE Boundary Scan standard 1149.1 to facilitate board-level testing during manufacturing. IEEE Standard 1149.1 defines a 4-pin Test Access Port (TAP) interface for testing integrated circuits in a system. The 3200DX family provides four JTAG BST pins: Test Data In (TDI), Test Data Out (TDO), Test Clock (TCLK) and Test Mode Select (TMS). Devices are configured in a JTAG "chain" where BST data can be transmitted serially between devices via TDO to TDI interconnections. The TMS and TCLK signals are shared between all devices in the JTAG chain so that all components operate in the same state. The 3200DX family implements a subset of the IEEE 1149.1 Boundary Scan Test (BST) instruction in addition to a private instruction to allow the use of Actel's Actionprobe facility with JTAG BST. Refer to the IEEE 1149.1 specification for detailed information regarding JTAG testing. #### JTAG Architecture The 3200DX JTAG BST circuitry consist of a Test Access Port (TAP) controller, JTAG instruction register, JPROBE register, bypass register and boundary scan register. Figure 9 is a block diagram of the 3200DX JTAG circuitry. \*QCLK1IN, QCLK2IN, QCLK3IN, and QCKL4IN are internally generated signals. Figure 8 · Quadrant Clock Network Figure 9 • JTAG BST Circuitry When a device is operating in JTAG BST mode, four I/O pins are used for the TDI, TDO, TMS, and TCLK signals. An active reset (nTRST) pin is not supported, however the 3200DX contains power-on reset circuitry which resets the JTAG BST circuitry upon power-up. During normal device operation, the JTAG pins should be held LOW to disable the JTAG circuitry. The following table summarizes the functions of the JTAG BST signals. | JTAG<br>Signal | Name | Function | |----------------|---------------------|--------------------------------------------------------------------------------------------------| | TDI | Test Data In | Serial data input for JTAG instructions and data. Data is shifted in on the rising edge of TCLK. | | TDO | Test Data<br>Out | Serial data output for JTAG instructions and test data. | | TMS | Test Mode<br>Select | Serial data input for JTAG test<br>mode. Data is shifted in on the<br>rising edge of TCLK. | | TCLK | Test Clock | Clock signal to shift the JTAG data into the device. | # **JTAG BST Instructions** JTAG BST testing within the 3200DX devices is controlled by a Test Access Port (TAP) state machine. The TAP controller drives the three-bit instruction register, a bypass register, and the boundary scan data registers within the device. The TAP controller uses the TMS signal to control the JTAG testing of the device. The JTAG test mode is determined by the bit stream entered on the TMS pin. The table in the next column describes the JTAG instructions supported by the 3200DX. #### Actionprobe If a device has been successfully programmed and the security fuse has not been programmed, any internal logic or I/O module output can be observed using the Actionprobe circuitry and the PRA and/or PRB pins. The Actionprobe diagnostic system provides the software and hardware required to perform real-time debugging. Refer to "Using the Actionprobe for System-Level Debug" application note on page 4-123 for further information. | Test Mode | Code | Description | |---------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 000 | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins. | | SAMPLE/<br>PRELOAD | 001 | Allows a snapshot of the signals at the device pins to be captured and examined during device operation. | | INTEST | 010 | Refer to IEEE 1149.1<br>Specification | | JPROBE | 011 | A private instruction allowing the user to connect Actel's Micro Probe registers to the JTAG chain. | | USER<br>INSTRUCTION | 100 | Allows the user to build application-specific instructions such as RAM READ and RAM WRITE. | | HIGH Z | 101 | Refer to IEEE 1149.1<br>Specification | | CLAMP | 110 | Refer to IEEE 1149.1<br>Specification | | BYPASS | 111 | Enables the by bypass register between the TDI and TDO pins. The test data passes through the selected device to adjacent devices in the JTAG chain. | # **5.0V Operating Conditions** # Absolute Maximum Ratings<sup>1</sup> #### Free air temperature range | Symbol | Parameter | Limits | Units | |------------------|-----------------------------------------|-----------------------------|-------| | V <sub>CC</sub> | DC Supply Voltage | -0.5 to +7.0 | V | | VI | Input Voltage | $-0.5$ to $V_{\rm CC}$ +0.5 | V | | V <sub>O</sub> | Output Voltage | $-0.5$ to $V_{\rm CC}$ +0.5 | ٧ | | I <sub>IO</sub> | I/O Source/Sink<br>Current <sup>2</sup> | ±20 | mA | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | #### Notes: - Stresses beyond those listed under "Absolute Maximum Ratings" may cause per manent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the Recommended Operating Conditions. - 2. Device inputs are normally high impedence and draw extremely low current. However, when input voltage is greater than $V_{\rm CC}$ + 0.5 V or less than GND 0.5 V, the internal protection diode will be forward biased and can draw excessive current. # **Recommended Operating Conditions** | Parameter | Commercial | Industrial | Military | Units | |-----------------------------------|-------------|---------------|----------------|------------------| | Temperature<br>Range <sup>1</sup> | 0 to<br>+70 | –40 to<br>+85 | –55 to<br>+125 | °C | | Power Supply<br>Tolerance | ±5 | ±10 | ±10 | %V <sub>CC</sub> | #### Note: 1. Ambient temperature $(T_A)$ is used for commercial and industrial; case temperature $(T_C)$ is used for military. # **Electrical Specifications** | Symbol Parameter | | Coi | mmercial | Com | mercial –F | In | dustrial | ı | /lilitary | Units | |-------------------------------|--------------------------------------------------|------|-----------------------|------|-----------------------|----------|-----------------------|------|-----------------------|-------| | Symbol Parami | etei | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | V <sub>OH</sub> <sup>1</sup> | $(I_{OH} = -10 \text{ mA})^2$ | 2.4 | | 2.4 | | | | | | ٧ | | | $(I_{OH} = -6 \text{ mA})$ | 3.84 | | 3.84 | | | | | | ٧ | | | $(I_{OH} = -4 \text{ mA})$ | | | | | 3.7 | | 3.7 | | ٧ | | V <sub>OL</sub> <sup>1</sup> | $(I_{OL} = 10 \text{ mA})^2$ | | 0.5 | | 0.5 | | | | | ٧ | | | (I <sub>OL</sub> = 6 mA) | | 0.33 | | 0.33 | | 0.40 | | 0.40 | ٧ | | V <sub>IL</sub> | | -0.3 | 0.8 | -0.3 | 0.8 | -0.3 | 0.8 | -0.3 | 0.8 | ٧ | | V <sub>IH</sub> | | 2.0 | V <sub>CC</sub> + 0.3 | 2.0 | V <sub>CC</sub> + 0.3 | 2.0 | V <sub>CC</sub> + 0.3 | 2.0 | V <sub>CC</sub> + 0.3 | ٧ | | Input Transition Ti | ime t <sub>R</sub> , t <sub>F</sub> <sup>2</sup> | | 500 | | 500 | | 500 | | 500 | ns | | C <sub>IO</sub> I/O Capacitar | nce <sup>2, 3</sup> | | 10 | | 10 | | 10 | | 10 | pF | | Standby Current, | I <sub>CC</sub> <sup>4</sup> (typical = 1 mA) | | 1.5 | | 20 | | 10 | | 20 | mA | | I <sub>CC(D)</sub> Dynamic V | <sub>CC</sub> Supply Current | | | Se | ee "Power Di | issipati | on" on page | 1-21 | | | #### Notes: - 1. Only one output tested at a time. $V_{CC} = min$ . - 2. Not tested, for information only. - 3. Includes worst-case 176 CPGA package capacitance. $V_{OUT} = 0 \text{ V}$ , f = 1 MHz. - 4. All outputs unloaded. All inputs = $V_{CC}$ or GND, typical $I_{CC}$ = 1 mA. $I_{CC}$ limit includes $I_{PP}$ and $I_{SV}$ during normal operation. # 3.3V Operating Conditions # Absolute Maximum Ratings<sup>1</sup> #### Free air temperature range | Symbol | Parameter | Limits | Units | |------------------|-----------------------------------------|-----------------------------|-------| | V <sub>CC</sub> | DC Supply Voltage | -0.5 to +7.0 | ٧ | | VI | Input Voltage | $-0.5$ to $V_{\rm CC}$ +0.5 | ٧ | | Vo | Output Voltage | $-0.5$ to $V_{\rm CC}$ +0.5 | ٧ | | I <sub>IO</sub> | I/O Source Sink<br>Current <sup>2</sup> | ±20 | mA | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | #### Notes: - Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the Recommended Operating Conditions. - 2. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than $V_{\rm CC}$ + 0.5 V or less than GND 0.5 V, the internal protection diodes will forward bias and can draw excessive current. # **Recommended Operating Conditions** | Parameter | Commercial | Units | |--------------------------------|------------|-------| | Temperature Range <sup>1</sup> | 0 to +70 | °C | | Power Supply Tolerance | ±5 | %V | #### Note: 1. Ambient temperature $(T_A)$ is used for commercial. # **Electrical Specifications** | | Parameter | Com | mercial | Units | |----------------------------------------------|-----------------------------------------------------------------|----------|-------------------------|----------| | | raiametei | Min. | Max. | - Offics | | V <sub>OH</sub> <sup>1</sup> | $(I_{OH} = -4 \text{ mA})$ | 2.15 | | V | | VOH | $(I_{OH} = -3.2 \text{ mA})$ | 2.4 | | V | | V <sub>OL</sub> <sup>1</sup> | (I <sub>OL</sub> = 6 mA) | | 0.4 | V | | V <sub>IL</sub> | | -0.3 | 0.8 | V | | V <sub>IH</sub> | | 2.0 | V <sub>CC</sub> + 0.3 | V | | Input Transition Time | t <sub>R</sub> , t <sub>F</sub> <sup>2</sup> | | 500 | ns | | C <sub>IO</sub> I/O Capacitance <sup>2</sup> | , 3 | | 10 | pF | | Standby Current, I <sub>CC</sub> | tandby Current, I <sub>CC</sub> <sup>4</sup> (typical = 0.3 mA) | | 0.75 | mA | | I <sub>CC(D)</sub> Dynamic V <sub>CC</sub> S | Supply Current | See "Pow | er Dissipation" on page | 1-21 | #### Notes: - 1. Only one output tested at a time. $V_{CC} = min$ . - 2. Not tested, for information only. - 3. Includes worst-case 84-pin PLCC package capacitance. $V_{OUT} = 0 \text{ V}$ , f = 1 MHz. - 4. Typical standby current = 0.3 mA. All outputs unloaded. All inputs = $V_{CC}$ or GND. #### Package Thermal Characteristics The device junction to case thermal characteristic is $\theta$ jc, and the junction to ambient air characteristic is $\theta$ ja. The thermal characteristics for $\theta$ ja are shown with two different air flow rates. Maximum junction temperature is 150°C. A sample calculation of the absolute maximum power dissipation allowed for a PQFP 160-pin package at commercial temperature is as follows: $$\frac{\text{Max. junction temp. (°C)} - \text{Max. commercial temp.}}{\theta \text{ja (°C/W)}} \ = \ \frac{150 \text{°C} - 70 \text{°C}}{30 \text{°C/W}} \ = \ 2.6 \text{W}$$ | Poekogo Typo | | θ | ja | Maximum Power Dissipation | | | | | |-----------------------------|-----------|-------------------|-----------------|---------------------------|---------------|--|--|--| | Package Type | Pin Count | Still Air | 300 ft/min | Still Air | 300 ft/min | | | | | Plastic Quad Flatpack | 160 | 36 °C/W | 30 °C/ <b>W</b> | 2.2 W | 2.6 W | | | | | Plastic Quad Flatpack | 208 | 25 °C/W | 16.2 °C/W | 3.2 W | 4.9 <b>W</b> | | | | | Plastic Leaded Chip Carrier | 84 | 37 °C/W | 28 °C/ <b>W</b> | 2.2 W | 2.9 <b>W</b> | | | | | Thin Quad Flatpack | 176 | 32 °C/W | 25 °C/W | 2.5 W | 3.2 W | | | | | Power Quad Flatpack | 208 | 16.8 °C/W | 11.4 °C/W | 4.8 W | 7.0 <b>W</b> | | | | | Power Quad Flatpack | 240 | 16.1 °C/ <b>W</b> | 10.6 °C/W | 5.0 W | 7.5 W | | | | | Ball Grid Array | 240 | 14.0 °C/W | 10.0 °C/W | 5.7 W | 8.0 W | | | | | Ball Grid Array | 432 | 10.0 °C/W | 8.0 ° C/W | 8.0 W | 10.0 <b>W</b> | | | | #### **Power Dissipation** #### **General Power Equation** $$P = [I_{CC}standby + I_{CC}active] * V_{CC} + I_{OL} * V_{OL} * N + I_{OH} * (V_{CC} - V_{OH}) * M$$ #### Where: $I_{CC}$ standby is the current flowing when no inputs or outputs are changing. I<sub>CC</sub>active is the current flowing due to CMOS switching. $I_{OL}$ , $I_{OH}$ are TTL sink/source currents. VOI, VOH are TTL level output voltages. N equals the number of outputs driving TTL loads to V<sub>OL</sub>. M equals the number of outputs driving TTL loads to V<sub>OH</sub>. An accurate determination of N and M is problematic because their values depend on the family type, design details, and on the system I/O. The power can be divided into two components: static and active. # **Static Power Component** Actel FPGAs have small static power components that result in lower power dissipation than PALs or PLDs. By integrating multiple PALs/PLDs into one FPGA, an even greater reduction in board-level power dissipation can be achieved. The power due to standby current is typically a small component of the overall power. Standby power is calculated below for commercial, worst case conditions. $I_{CC}$ $V_{CC}$ Power 2 mA 5.25 V 10.5 mW The static power dissipation by TTL loads depends on the number of outputs driving high or low and the DC load current. Again, this number is typically small. For instance, a 32-bit bus sinking 4 mA at 0.33 V will generate 42 mW with all outputs driving low and 140 mW with all outputs driving high. The actual dissipation will average somewhere between as I/Os switch states with time. #### **Active Power Component** Power dissipation in CMOS devices is usually dominated by the active (dynamic) power dissipation. This component is frequency dependent, a function of the logic and the external I/O. Active power dissipation results from charging internal chip capacitances of the interconnect, unprogrammed antifuses, module inputs, and module outputs, plus external capacitance due to PC board traces and load device inputs. An additional component of the active power dissipation is the totem-pole current in the CMOS transistor pairs. The net effect can be associated with an equivalent capacitance that can be combined with frequency and voltage to represent active power dissipation. # **Equivalent Capacitance** The power dissipated by a CMOS circuit can be expressed by Equation 1. Power ( $$\mu$$ W) = C<sub>EQ</sub> \* V<sub>CC</sub><sup>2</sup> \* F (1) #### Where: $C_{\mbox{\footnotesize EQ}}$ is the equivalent capacitance expressed in picofarads (pF). $V_{CC}$ is power supply in volts (V). F is the switching frequency in megahertz (MHz). Equivalent capacitance is calculated by measuring $I_{CCactive}$ at a specified frequency and voltage for each circuit component of interest. Measurements have been made over a range of frequencies at a fixed value of $V_{CC}$ . Equivalent capacitance is frequency independent so that the results may be used over a wide range of operating conditions. Equivalent capacitance values are shown below. #### **CFQ** Values for Actel FPGAs | Modules (C <sub>EQM</sub> ) | 5.2 | |------------------------------------------------------|------| | Input Buffers (C <sub>EQI</sub> ) | 11.6 | | Output Buffers (C <sub>EQO</sub> ) | 23.8 | | Routed Array Clock Buffer Loads (C <sub>FOCB</sub> ) | 3.5 | To calculate the active power dissipated from the complete design, the switching frequency of each part of the logic must be known. Equation 2 shows a piece-wise linear summation over all components. Power = $$V_{CC}^{2*}$$ [ (m x $C_{EQM}^{*}$ f<sub>m</sub>) Modules + (n \* $C_{EQI}^{*}$ f<sub>n</sub>) Inputs + (p \* ( $C_{EQO}^{*}$ + $C_{L}^{*}$ ) \* f<sub>p</sub>) outputs + 0.5 \* (q<sub>1</sub> \* $C_{EQCR}^{*}$ f<sub>q1</sub>) routed\_Clk1 + (r<sub>1</sub> \* f<sub>q1</sub>) routed\_Clk1 + 0.5 \* (q<sub>2</sub> \* $C_{EQCR}^{*}$ \* f<sub>q2</sub>) routed\_Clk2 + (r<sub>2</sub> \* f<sub>q2</sub>) routed\_Clk2 (2) #### Where: m = Number of logic modules switching at frequency f<sub>m</sub> n = Number of input buffers switching at frequency f<sub>n</sub> p = Number of output buffers switching at frequency f<sub>p</sub> q<sub>1</sub> = Number of clock loads on the first routed array clock q<sub>2</sub> = Number of clock loads on the second routed array r<sub>1</sub> = Fixed capacitance due to first routed array clock r<sub>2</sub> = Fixed capacitance due to second routed array clock C<sub>FOM</sub> = Equivalent capacitance of logic modules in pF C<sub>EOI</sub> = Equivalent capacitance of input buffers in pF $C_{FOO}$ = Equivalent capacitance of output buffers in pF C<sub>FOCB</sub> = Equivalent capacitance of routed array clock in pF C<sub>L</sub> = Output load capacitance in pF f<sub>m</sub> = Average logic module switching rate in MHz f<sub>n</sub> = Average input buffer switching rate in MHz f<sub>o</sub> = Average output buffer switching rate in MHz f<sub>q1</sub> = Average first routed array clock rate in MHz f<sub>c2</sub> = Average second routed array clock rate in MHz # Fixed Capacitance Values for Actel FPGAs (pF) | | r <sub>1</sub> | r <sub>2</sub> | |-------------|----------------|----------------| | Device Type | routed_Clk1 | routed_Clk2 | | A1225XL | 106 | 106 | | A1240XL | 134 | 134 | | A3265DX | 158 | 158 | | A1280XL | 168 | 168 | | A32100DX | 178 | 178 | | A32140DX | 190 | 190 | | A32200DX | 230 | 230 | | A32300DX | 285 | 285 | #### **Determining Average Switching Frequency** To determine the switching frequency for a design, you must have a detailed understanding of the data input values to the circuit. The following guidelines are meant to represent worst-case scenarios so that they can be generally used to predict the upper limits of power dissipation. These guidelines are as follows: Logic Modules (m) = 80% of combinatorial modules Inputs switching (n) = # of inputs/4 Outputs switching (p) = # outputs/4 First routed array clock loads (q<sub>1</sub>) = 40% of sequential modules Second routed array clock loads = 40% of sequential modules Load capacitance ( $C_1$ ) = 35 pF Average logic module switching rate = F/10 $(f_m)$ Average input switching rate $(f_n) = F/5$ Average output switching rate $(f_p) = F/10$ Average first routed array clock rate = F $(f_{a1})$ Average second routed array clock = F/2 rate $(f_{\alpha 2})$ # 1200XL Timing Model\* <sup>\*</sup>Values shown for A1225XL-2 at worst-case commercial conditions. † Input Module Predicted Routing Delay # 3200DX Timing Model (Logic Functions using Array Clocks)\* <sup>\*</sup>Values shown for A3265DX-2 at worst-case commercial conditions. # 3200DX Timing Model (Logic Functions using Quadrant Clocks)\* <sup>\*</sup> Preliminary values shown for A32200DX-2 at worst-case commercial conditions. <sup>\*\*</sup> Load dependent. # 3200DX Timing Model (SRAM Functions)\* # **Input Delays** <sup>\*</sup>Values shown for A32200DX-2 at worst-case commercial conditions. #### **Parameter Measurement** #### **Output Buffer Delays** #### **AC Test Loads** Load 1 (Used to measure propagation delay) Load 2 (Used to measure rising/falling edges) # **Sequential Module Timing Characteristics** # Flip-Flops and Latches **Note:** D represents all data functions involving A, B, and S for multiplexed flip-flops. # **Sequential Timing Characteristics (continued)** # **Input Buffer Latches** # **Output Buffer Latches** # **Decode Module Timing** # **SRAM Timing Characteristics** # **Dual-Port SRAM Timing Waveforms** # 3200DX SRAM Write Operation Note: Identical timing for falling-edge clock. # 3200DX SRAM Synchronous Read Operation Note: Identical timing for falling-edge clock. # 3200DX SRAM Asynchronous Read Operation—Type 1 (Read Address Controlled) # 3200DX SRAM Asynchronous Read Operation—Type 2 (Write Address Controlled) # Predictable Performance: Tight Delay Distributions Propagation delay between logic modules depends on the resistive and capacitive loading of the routing tracks, the interconnect elements, and the module inputs being driven. Propagation delay increases as the length of routing tracks, the number of interconnect elements, or the number of inputs increases. From a design perspective, the propagation delay can be statistically correlated or modeled by the fanout (number of loads) driven by a module. Higher fanout usually requires some paths to have longer routing tracks. The Integrator Series delivers a very tight fanout delay distribution. This tight distribution is achieved in two ways: by decreasing the delay of the interconnect elements and by decreasing the number of interconnect elements per path. Actel's patented PLICE antifuse offers a very low resistive/capacitive interconnect. The antifuses, fabricated in 0.6 micron lithography, offer nominal levels of 100 ohms resistance and 7.0 femtofarad (fF) capacitance per antifuse. The Integrator Series fanout distribution is also tight due to the low number of antifuses required for each interconnect path. The proprietary architecture limits the number of antifuses per path to a maximum of four, with 90% of interconnects using two antifuses. #### **Timing Characteristics** Timing characteristics for devices fall into three categories: family dependent, device dependent, and design dependent. The input and output buffer characteristics are common to all Integrator Series members. Internal routing delays are device dependent. Design dependency means actual delays are not determined until after placement and routing of the user's design is complete. Delay values may then be determined by using the Designer Series utility or performing simulation with post-layout delays. #### **Critical Nets and Typical Nets** Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Since the architecture provides deterministic timing and abundant routing resources, Actel's Designer Series development tools offers DirectTime; a timing-driven place and route tool. Using DirectTime, the designer may specify timing-critical nets and system clock frequency. Using these timing specifications, the place and route software optimized the layout of the design to meet the user's specifications. # Long Tracks Some nets in the design use long tracks. Long tracks are special routing resources that span multiple rows, columns, or modules. Long tracks employ three and sometimes four antifuse connections. This increases capacitance and resistance, resulting in longer net delays for macros connected to long tracks. Typically, up to 6% of nets in a fully utilized device require long tracks. Long tracks contribute approximately 3 ns to 6 ns delay. This additional delay is represented statistically in higher fanout (FO=8) routing delays in the data sheet specifications section. #### **Timing Derating** A best case timing derating factor of 0.45 is used to reflect best case processing. Note that this factor is relative to the "standard speed" timing parameters, and must be multiplied by the appropriate voltage and temperature derating factors for a given application. # Timing Derating Factor (Temperature and Voltage) | | Indu | ıstrial | Mili | itary | |------------------------------|------|---------|------|-------| | | Min. | Max. | Min. | Max. | | (Commercial Specification) x | 0.69 | 1.11 | 0.67 | 1.23 | # Timing Derating Factor for Designs at Typical Temperature ( $T_J = 25$ °C) and Voltage (5.0 V) | (Maximum Specification, Worst-Case Condition) x | 0.85 | | |-------------------------------------------------|------|--| |-------------------------------------------------|------|--| **Note:** This derating factor applies to all routing and propagation delays. # Temperature and Voltage Derating Factors (normalized to Worst-Case Commercial, $T_J = 4.75 \text{ V}$ , $70^{\circ}\text{C}$ ) | | <b>–</b> 55 | <b>–40</b> | 0 | 25 | 70 | 85 | 125 | |------|-------------|------------|------|------|------|------|------| | 4.50 | 0.75 | 0.79 | 0.86 | 0.92 | 1.06 | 1.11 | 1.23 | | 4.75 | 0.71 | 0.75 | 0.82 | 0.87 | 1.00 | 1.05 | 1.16 | | 5.00 | 0.69 | 0.72 | 0.80 | 0.85 | 0.97 | 1.02 | 1.13 | | 5.25 | 0.68 | 0.69 | 0.77 | 0.82 | 0.95 | 0.98 | 1.09 | | 5.50 | 0.67 | 0.69 | 0.76 | 0.81 | 0.93 | 0.97 | 1.08 | # Junction Temperature and Voltage Derating Curves (normalized to Worst-Case Commercial, $T_J = 4.75 \text{ V}$ , $70^{\circ}\text{C}$ ) Note: This derating factor applies to all routing and propagation delays. #### **A1225XL Timing Characteristics** # (Worst-Case Commercial Conditions, $V_{CC} = 4.75 \text{ V}$ , $T_J = 70^{\circ}\text{C}$ ) | Logic Modu | le Propagation Delays <sup>1</sup> | '–2' S | Speed | '–1' \$ | Speed | 'Std' | Speed | '–F' S | Speed | 3.3V Speed <sup>5</sup> | | | |-------------------------|-----------------------------------------------|--------|-------|---------|-------|-------|-------|--------|-------|-------------------------|-------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>PD1</sub> | Single Module | | 2.6 | | 3.0 | | 3.5 | | 5.0 | | 4.2 | ns | | t <sub>CO</sub> | Sequential Clk to Q | | 2.6 | | 3.0 | | 3.5 | | 5.0 | | 4.2 | ns | | t <sub>GO</sub> | Latch G to Q | | 2.6 | | 3.0 | | 3.5 | | 5.0 | | 4.2 | ns | | t <sub>RS</sub> | Flip-Flop (Latch) Reset to Q | | 2.6 | | 3.0 | | 3.5 | | 5.0 | | 4.2 | ns | | Predicted R | outing Delays <sup>2</sup> | | | | | | | | | | | | | t <sub>RD1</sub> | FO=1 Routing Delay | | 8.0 | | 0.9 | | 1.1 | | 1.57 | | 1.3 | ns | | t <sub>RD2</sub> | FO=2 Routing Delay | | 1.3 | | 1.4 | | 1.7 | | 2.43 | | 2.0 | ns | | t <sub>RD3</sub> | FO=3 Routing Delay | | 1.7 | | 1.8 | | 2.2 | | 3.15 | | 2.6 | ns | | t <sub>RD4</sub> | FO=4 Routing Delay | | 2.0 | | 2.3 | | 2.7 | | 3.86 | | 3.2 | ns | | t <sub>RD8</sub> | FO=8 Routing Delay | | 3.2 | | 3.5 | | 4.2 | | 6.00 | | 5.0 | ns | | Sequential <sup>-</sup> | Fiming Characteristics <sup>3,4</sup> | | | | | | | | | | | | | t <sub>SUD</sub> | Flip-Flop (Latch) Data Input Setup | 0.4 | | 0.4 | | 0.5 | | 0.7 | | 0.6 | | ns | | t <sub>HD</sub> | Flip-Flop (Latch) Data Input Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>SUENA</sub> | Flip-Flop (Latch) Enable Setup | 0.8 | | 0.9 | | 1.0 | | 1.4 | | 1.2 | | ns | | t <sub>HENA</sub> | Flip-Flop (Latch) Enable Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>WCLKA</sub> | Flip-Flop (Latch) Clock Active Pulse Width | 3.2 | | 3.6 | | 4.3 | | 6.1 | | 5.2 | | ns | | t <sub>WASYN</sub> | Flip-Flop (Latch) Asynchronous<br>Pulse Width | 3.2 | | 3.6 | | 4.3 | | 6.1 | | 5.2 | | ns | | t <sub>A</sub> | Flip-Flop Clock Input Period | 6.5 | | 7.4 | | 8.7 | | 12.4 | | 10.4 | | ns | | t <sub>INH</sub> | Input Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSU</sub> | Input Buffer Latch Setup | 0.3 | | 0.4 | | 0.4 | | 0.6 | | 0.5 | | ns | | t <sub>OUTH</sub> | Output Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>OUTSU</sub> | Output Buffer Latch Setup | 0.3 | | 0.4 | | 0.4 | | 0.6 | | 0.5 | | ns | | f <sub>MAX</sub> | Flip-Flop (Latch) Clock<br>Frequency | | 225.0 | | 200.0 | | 170.0 | | 120.0 | | 115.0 | MHz | #### Notes: - 1. For dual-module macros, use $t_{PD1} + t_{RD1} + t_{PDn}$ , $t_{CO} + t_{RD1} + t_{PDn}$ or $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate. - Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. - 3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the DirectTime Analyzer utility. - 4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the Dinput. External setup/hold timing parameters must account for delay from an external PAD signal to the Ginputs. Delay from an external PAD signal to the Ginput subtracts (adds) to the internal setup (hold) time. - 5. $V_{CC} = 3.0V$ for 3.3V specifications. # **A1225XL Timing Characteristics (continued)** # (Worst-Case Commercial Conditions) | Input Modu | le Propagation Delays | | '–2' § | Speed | '–1' \$ | Speed | 'Std' | Speed | '–F' S | Speed | 3.3V | Speed | | |--------------------|-------------------------------|---------------------|------------|----------------|------------|----------------|------------|-------------------------|--------------|----------------|------------|----------------|-------| | Parameter | Description | | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>INYH</sub> | Pad to Y High | | | 1.1 | | 1.2 | | 1.4 | | 2.0 | | 1.7 | ns | | t <sub>INYL</sub> | Pad to Y Low | | | 1.3 | | 1.4 | | 1.7 | | 2.4 | | 2.0 | ns | | t <sub>INGH</sub> | G to Y High | | | 2.0 | | 2.3 | | 2.7 | | 3.9 | | 3.2 | ns | | t <sub>INGL</sub> | G to Y Low | | | 2.6 | | 3.0 | | 3.5 | | 5.0 | | 4.2 | ns | | Input Modu | le Predicted Routing De | elays <sup>1</sup> | | | | | | | | | | | | | t <sub>IRD1</sub> | FO=1 Routing Delay | | | 2.9 | | 3.3 | | 3.9 | | 5.6 | | 4.7 | ns | | t <sub>IRD2</sub> | FO=2 Routing Delay | | | 3.2 | | 3.6 | | 4.3 | | 6.1 | | 5.2 | ns | | t <sub>IRD3</sub> | FO=3 Routing Delay | | | 3.8 | | 4.2 | | 5.0 | | 7.2 | | 6.0 | ns | | t <sub>IRD4</sub> | FO=4 Routing Delay | | | 4.1 | | 4.6 | | 5.4 | | 7.7 | | 6.5 | ns | | t <sub>IRD8</sub> | FO=8 Routing Delay | | | 5.2 | | 5.9 | | 6.9 | | 9.9 | | 8.3 | ns | | Global Cloc | k Network | | | | | | | | | | | | | | t <sub>CKH</sub> | Input Low to High | FO = 32<br>FO = 256 | | 5.1<br>5.7 | | 5.8<br>6.5 | | 6.8<br>7.6 | | 9.7<br>10.9 | | 8.2<br>9.1 | ns | | t <sub>CKL</sub> | Input High to Low | FO = 32<br>FO = 256 | | 5.0<br>5.7 | | 5.7<br>6.5 | | 6.7<br>7.6 | | 9.6<br>10.9 | | 8.0<br>9.1 | ns | | t <sub>PWH</sub> | Minimum Pulse Width<br>High | FO = 32<br>FO = 256 | 2.6<br>2.7 | | 3.0<br>3.1 | | 3.5<br>3.6 | | 5.0<br>5.1 | | 4.2<br>4.3 | | ns | | t <sub>PWL</sub> | Minimum Pulse Width<br>Low | FO = 32<br>FO = 256 | 2.6<br>2.7 | | 3.0<br>3.1 | | 3.5<br>3.6 | | 5.0<br>5.1 | | 4.2<br>4.3 | | ns | | <sup>t</sup> cksw | Maximum Skew | FO = 32<br>FO = 256 | | 8.0<br>8.0 | | 0.9<br>0.9 | | 1.0<br>1.0 | | 1.4<br>1.4 | | 1.2<br>1.2 | ns | | t <sub>SUEXT</sub> | Input Latch External<br>Setup | FO = 32<br>FO = 256 | 0.0<br>0.0 | | 0.0 | | 0.0<br>0.0 | | 0.0<br>0.0 | | 0.0<br>0.0 | | ns | | t <sub>HEXT</sub> | Input Latch External<br>Hold | FO = 32<br>FO = 256 | 2.6<br>3.2 | | 2.9<br>3.7 | | 3.4<br>4.3 | | 4.9<br>6.1 | | 4.1<br>5.2 | | ns | | t <sub>P</sub> | Minimum Period | FO = 32<br>FO = 256 | 5.4<br>5.6 | | 6.1<br>6.3 | | 7.2<br>7.4 | | 10.3<br>10.6 | | 8.6<br>8.9 | | ns | | f <sub>MAX</sub> | Maximum Frequency | FO = 32<br>FO = 256 | | 225.0<br>200.0 | | 200.0<br>180.0 | | 170.0<br>1 <b>55</b> .0 | | 120.0<br>105.0 | | 115.0<br>105.0 | MHz | #### Note: <sup>1.</sup> These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 3 ns. Routing delays are for typical designs across worst-case operating conditions. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. # A1225XL Timing Characteristics (continued) # (Worst-Case Commercial Conditions) | Output Mod | lule Timing | '–2' S | peed | '–1' S | peed | 'Std' | Speed | '–F' S | Speed | 3.3V S | Speed | | |-------------------|----------------------------------------------------|--------|------|--------|------|-------|-------|--------|-------|--------|-------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | TTL Output | Module Timing <sup>1</sup> | | | | | | | | | | | | | t <sub>DLH</sub> | Data to Pad High | | 3.8 | | 4.3 | | 5.0 | | 7.1 | | 6.0 | ns | | t <sub>DHL</sub> | Data to Pad Low | | 4.1 | | 4.6 | | 5.4 | | 7.7 | | 6.5 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | | 3.8 | | 4.3 | | 5.0 | | 7.1 | | 6.0 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 4.1 | | 4.7 | | 5.5 | | 7.9 | | 6.5 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 5.4 | | 6.1 | | 7.2 | | 10.3 | | 8.6 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 5.4 | | 6.1 | | 7.2 | | 10.3 | | 8.6 | ns | | t <sub>GLH</sub> | G to Pad High | | 4.2 | | 4.8 | | 5.6 | | 8.0 | | 6.7 | ns | | t <sub>GHL</sub> | G to Pad Low | | 4.7 | | 5.4 | | 6.3 | | 9.0 | | 7.6 | ns | | t <sub>LCO</sub> | I/O Latch Clock-Out (pad-to-pad), 64 clock loading | | 9.0 | | 10.0 | | 12.0 | | 17.2 | | 14.4 | ns | | t <sub>ACO</sub> | Array Clock-Out (pad-to-pad),<br>64 clock loading | | 12.8 | | 14.4 | | 17.0 | | 24.3 | | 20.4 | ns | | d <sub>TLH</sub> | Capacitive Loading, Low to High | | 0.04 | | 0.04 | | 0.05 | | 0.06 | | 0.06 | ns/pF | | d <sub>THL</sub> | Capacitive Loading, High to Low | | 0.05 | | 0.06 | | 0.07 | | 0.08 | | 0.08 | ns/pF | | CMOS Outp | out Module Timing <sup>1</sup> | | | | | | | | | | | | | t <sub>DLH</sub> | Data to Pad High | | 4.8 | | 5.4 | | 6.4 | | 9.1 | | 7.7 | ns | | t <sub>DHL</sub> | Data to Pad Low | | 3.4 | | 3.8 | | 4.5 | | 6.4 | | 5.4 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | | 3.8 | | 4.3 | | 5.0 | | 7.1 | | 6.0 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 4.1 | | 4.7 | | 5.5 | | 7.9 | | 6.6 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 5.4 | | 6.1 | | 7.2 | | 10.3 | | 8.6 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 5.4 | | 6.1 | | 7.2 | | 10.3 | | 8.6 | ns | | t <sub>GLH</sub> | G to Pad High | | 4.2 | | 4.8 | | 5.6 | | 8.0 | | 6.7 | ns | | t <sub>GHL</sub> | G to Pad Low | | 4.7 | | 5.4 | | 6.3 | | 9.0 | | 7.6 | ns | | t <sub>LCO</sub> | I/O Latch Clock-Out (pad-to-pad), 64 clock loading | | 10.7 | | 11.8 | | 14.2 | | 20.3 | | 17.0 | ns | | t <sub>ACO</sub> | Array Clock-Out (pad-to-pad),<br>64 clock loading | | 15.0 | | 17.0 | | 20.0 | | 28.6 | | 24.0 | ns | | d <sub>TLH</sub> | Capacitive Loading, Low to High | | 0.05 | | 0.06 | | 0.07 | | 0.08 | | 0.08 | ns/pF | | d <sub>THL</sub> | Capacitive Loading, High to Low | | 0.05 | | 0.05 | | 0.06 | | 0.07 | | 0.07 | ns/pF | # Notes: <sup>1.</sup> Delays based on 35 pF loading. <sup>2.</sup> SSO information can be found in the "Simultaneously Switching Output Limits for Actel FPGAs" application note on page 4-125. #### **A1240XL Timing Characteristics** # (Worst-Case Commercial Conditions, $V_{CC} = 4.75 \text{ V}$ , $T_J = 70^{\circ}\text{C}$ ) | Logic Modu | lle Propagation Delays <sup>1</sup> | '–2' \$ | Speed | '–1' S | Speed | 'Std' | Speed | '–F' S | Speed | 3.<br>Spe | 3V<br>eed <sup>5</sup> | | |-------------------------|-----------------------------------------------|---------|-------|--------|-------|-------|-------|--------|-------|-----------|------------------------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>PD1</sub> | Single Module | | 2.6 | | 3.0 | | 3.5 | | 5.0 | | 4.2 | ns | | t <sub>CO</sub> | Sequential Clk to Q | | 2.6 | | 3.0 | | 3.5 | | 5.0 | | 4.2 | ns | | $t_{GO}$ | Latch G to Q | | 2.6 | | 3.0 | | 3.5 | | 5.0 | | 4.2 | ns | | t <sub>RS</sub> | Flip-Flop (Latch) Reset to Q | | 2.6 | | 3.0 | | 3.5 | | 5.0 | | 4.2 | ns | | Predicted R | outing Delays <sup>2</sup> | | | | | | | | | | | | | t <sub>RD1</sub> | FO=1 Routing Delay | | 1.1 | | 1.2 | | 1.4 | | 2.0 | | 1.7 | ns | | t <sub>RD2</sub> | FO=2 Routing Delay | | 1.3 | | 1.4 | | 1.7 | | 2.4 | | 2.0 | ns | | t <sub>RD3</sub> | FO=3 Routing Delay | | 1.7 | | 1.9 | | 2.2 | | 3.1 | | 2.6 | ns | | t <sub>RD4</sub> | FO=4 Routing Delay | | 2.3 | | 2.6 | | 3.0 | | 4.3 | | 3.6 | ns | | t <sub>RD8</sub> | FO=8 Routing Delay | | 3.4 | | 3.8 | | 4.5 | | 6.4 | | 5.4 | ns | | Sequential <sup>*</sup> | Timing Characteristics <sup>3, 4</sup> | | | | | | | | | | | | | t <sub>SUD</sub> | Flip-Flop (Latch) Data Input Setup | 0.4 | | 0.4 | | 0.5 | | 0.7 | | 0.6 | | ns | | t <sub>HD</sub> | Flip-Flop (Latch) Data Input Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>SUENA</sub> | Flip-Flop (Latch) Enable Setup | 0.8 | | 0.9 | | 1.0 | | 1.4 | | 1.2 | | ns | | t <sub>HENA</sub> | Flip-Flop (Latch) Enable Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | twclka | Flip-Flop (Latch) Clock Active Pulse Width | 3.4 | | 3.8 | | 4.5 | | 6.4 | | 5.4 | | ns | | t <sub>WASYN</sub> | Flip-Flop (Latch) Asynchronous<br>Pulse Width | 3.4 | | 3.8 | | 4.5 | | 6.4 | | 5.4 | | ns | | t <sub>A</sub> | Flip-Flop Clock Input Period | 6.8 | | 7.7 | | 9.1 | | 13.0 | | 10.9 | | ns | | t <sub>INH</sub> | Input Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSU</sub> | Input Buffer Latch Setup | 0.3 | | 0.4 | | 0.4 | | 0.6 | | 0.5 | | ns | | t <sub>OUTH</sub> | Output Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>OUTSU</sub> | Output Buffer Latch Setup | 0.3 | | 0.4 | | 0.4 | | 0.6 | | 0.5 | | ns | | f <sub>MAX</sub> | Flip-Flop (Latch) Clock<br>Frequency | | 215.0 | | 190.0 | | 160.0 | | 110.0 | | 105.0 | MHz | #### Notes: - 1. For dual-module macros, use $t_{PD1} + t_{RD1} + t_{PDn}$ , $t_{CO} + t_{RD1} + t_{PDn}$ or $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate. - 2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. - 3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the DirectTime Analyzer utility. - 4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the Dinput. External setup/hold timing parameters must account for delay from an external PAD signal to the Ginputs. Delay from an external PAD signal to the Ginput subtracts (adds) to the internal setup (hold) time. - 5. $V_{CC} = 3.0V$ for 3.3V specifications. # **A1240XL Timing Characteristics (continued)** # (Worst-Case Commercial Conditions) | Input Modu | le Propagation Delays | | '–2' \$ | Speed | '–1' \$ | Speed | 'Std' | Speed | '–F' S | Speed | 3.3V | Speed | | |--------------------|-------------------------------|---------------------|------------|----------------|------------|----------------|------------|----------------|--------------|----------------|------------|---------------|------------| | Parameter | Description | | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>INYH</sub> | Pad to Y High | | | 1.1 | | 1.2 | | 1.4 | | 2.0 | | 1.7 | ns | | t <sub>INYL</sub> | Pad to Y Low | | | 1.3 | | 1.4 | | 1.7 | | 2.4 | | 2.0 | ns | | t <sub>INGH</sub> | G to Y High | | | 2.0 | | 2.3 | | 2.7 | | 3.9 | | 3.2 | ns | | t <sub>INGL</sub> | G to Y Low | | | 2.6 | | 3.0 | | 3.5 | | 5.0 | | 4.2 | ns | | Input Modu | le Predicted Routing D | elays <sup>1</sup> | | | | | | | | | | | | | t <sub>IRD1</sub> | FO=1 Routing Delay | | | 2.9 | | 3.3 | | 3.9 | | 5.6 | | 4.7 | ns | | t <sub>IRD2</sub> | FO=2 Routing Delay | | | 3.4 | | 3.8 | | 4.5 | | 6.4 | | 5.4 | ns | | t <sub>IRD3</sub> | FO=3 Routing Delay | | | 3.8 | | 4.3 | | 5.1 | | 7.3 | | 6.1 | ns | | t <sub>IRD4</sub> | FO=4 Routing Delay | | | 4.1 | | 4.7 | | 5.5 | | 7.9 | | 6.6 | ns | | t <sub>IRD8</sub> | FO=8 Routing Delay | | | 5.6 | | 6.3 | | 7.4 | | 10.6 | | 8.9 | ns | | Global Cloc | k Network | | | | | | | | | | | | | | t <sub>CKH</sub> | Input Low to High | FO = 32<br>FO = 256 | | 5.1<br>5.7 | | 5.8<br>6.5 | | 6.8<br>7.6 | | 9.7<br>10.9 | | 8.2<br>9.1 | ns<br>ns | | t <sub>CKL</sub> | Input High to Low | FO = 32<br>FO = 256 | | 5.0<br>5.7 | | 5.7<br>6.5 | | 6.7<br>7.6 | | 9.6<br>10.9 | | 8.0<br>9.1 | ns<br>ns | | t <sub>PWH</sub> | Minimum Pulse Width<br>High | FO = 32<br>FO = 256 | 2.7<br>2.9 | | 3.1<br>3.3 | | 3.6<br>3.9 | | 5.1<br>5.6 | | 4.3<br>4.7 | | ns<br>ns | | t <sub>PWL</sub> | Minimum Pulse Width Low | FO = 32<br>FO = 256 | 2.7<br>2.9 | | 3.1<br>3.3 | | 3.6<br>3.9 | | 5.1<br>5.6 | | 4.3<br>4.7 | | ns<br>ns | | t <sub>CKSW</sub> | Maximum Skew | FO = 32<br>FO = 256 | | 0.8<br>0.8 | | 0.9<br>0.9 | | 1.0<br>1.0 | | 1.4<br>1.4 | | 1.2<br>1.2 | ns<br>ns | | t <sub>SUEXT</sub> | Input Latch External<br>Setup | FO = 32<br>FO = 256 | 0.0<br>0.0 | | 0.0<br>0.0 | | 0.0<br>0.0 | | 0.0<br>0.0 | | 0.0<br>0.0 | | ns<br>ns | | t <sub>HEXT</sub> | Input Latch External<br>Hold | FO = 32<br>FO = 256 | 2.6<br>3.2 | | 2.9<br>3.7 | | 3.4<br>4.3 | | 4.9<br>6.1 | | 4.1<br>5.2 | | ns<br>ns | | t <sub>P</sub> | Minimum Period | FO = 32<br>FO = 256 | 5.6<br>6.0 | | 6.3<br>6.8 | | 7.4<br>8.0 | | 10.6<br>11.4 | | 8.9<br>9.6 | | ns<br>ns | | f <sub>MAX</sub> | Maximum Frequency | FO = 32<br>FO = 256 | | 215.0<br>195.0 | | 190.0<br>170.0 | | 160.0<br>144.0 | | 110.0<br>100.0 | | 105.0<br>95.0 | MHz<br>MHz | #### Note: <sup>1.</sup> These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 3 ns. Routing delays are for typical designs across worst-case operating conditions. Post-route timing analysis or simulation is required to determine actual worst-case # **A1240XL Timing Characteristics (continued)** # (Worst-Case Commercial Conditions) | Output Module Timing | | '-2' Speed | '-1' Speed | 'Std' Speed | '-F' Speed | 3.3V Speed | | |----------------------|-------------------------------------------------------|------------|------------|-------------|------------|------------|-------| | Parameter | Description | Min. Max. | Min. Max | . Min. Max. | Min. Max. | Min. Max. | Units | | TTL Output | : Module Timing <sup>1</sup> | | | | | | | | t <sub>DLH</sub> | Data to Pad High | 3.8 | 4.3 | 5.0 | 7.1 | 6.0 | ns | | t <sub>DHL</sub> | Data to Pad Low | 4.1 | 4.6 | 5.4 | 7.7 | 6.5 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | 3.8 | 4.3 | 5.0 | 7.1 | 6.0 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | 4.1 | 4.7 | 5.5 | 7.9 | 6.6 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | 5.4 | 6.1 | 7.2 | 10.3 | 8.6 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | 5.4 | 6.1 | 7.2 | 10.3 | 8.6 | ns | | t <sub>GLH</sub> | G to Pad High | 4.2 | 4.8 | 5.6 | 8.0 | 6.7 | ns | | t <sub>GHL</sub> | G to Pad Low | 4.7 | 5.4 | 6.3 | 9.0 | 7.6 | ns | | t <sub>LCO</sub> | I/O Latch Clock-Out (pad-to-pad),<br>64 clock loading | 9.2 | 10.5 | 12.3 | 17.6 | 14.8 | ns | | t <sub>ACO</sub> | Array Clock-Out (pad-to-pad),<br>64 clock loading | 12.9 | 14.6 | 17.2 | 24.6 | 20.6 | ns | | d <sub>TLH</sub> | Capacity Loading, Low to High | 0.04 | 0.04 | 0.05 | 0.06 | 0.06 | ns/pF | | d <sub>THL</sub> | Capacity Loading, High to Low | 0.05 | 0.06 | 0.07 | 0.08 | 0.08 | ns/pF | | CMOS Outp | out Module Timing <sup>1</sup> | | | | | | | | t <sub>DLH</sub> | Data to Pad High | 4.8 | 5.4 | 6.4 | 9.1 | 7.7 | ns | | t <sub>DHL</sub> | Data to Pad Low | 3.4 | 3.8 | 4.5 | 6.4 | 5.4 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | 3.8 | 4.3 | 5.0 | 7.1 | 6.0 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | 4.1 | 4.7 | 5.5 | 7.9 | 6.6 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | 5.4 | 6.1 | 7.2 | 10.3 | 8.6 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | 5.4 | 6.1 | 7.2 | 10.3 | 8.6 | ns | | t <sub>GLH</sub> | G to Pad High | 4.2 | 4.8 | 5.6 | 8.0 | 6.7 | ns | | t <sub>GHL</sub> | G to Pad Low | 4.7 | 5.4 | 6.3 | 9.0 | 7.6 | ns | | t <sub>LCO</sub> | I/O Latch Clock-Out (pad-to-pad), 64 clock loading | 10.9 | 12.4 | 14.5 | 20.7 | 17.4 | ns | | t <sub>ACO</sub> | Array Clock-Out (pad-to-pad),<br>64 clock loading | 15.2 | 17.2 | 20.3 | 29.0 | 24.4 | ns | | $d_TLH$ | Capacity Loading, Low to High | 0.05 | 0.06 | 0.07 | 0.08 | 0.08 | ns/pF | | $d_THL$ | Capacity Loading, High to Low | 0.05 | 0.05 | 0.06 | 0.07 | 0.07 | ns/pF | # Notes: <sup>1.</sup> Delays based on 35 pF loading. <sup>2.</sup> SSO information can be found in the "Simultaneously Switching Output Limits for Actel FPGAs" application note on page 4-125.